Altera UG-01080 Guia do Utilizador Página 61

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 484
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 60
Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–13
Data Interfaces
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
The 10GBASE-KR PHY IP Core 72-bit TX XGMII data bus format is different than the
standard SDR XGMII interface. Table 4–11 shows the mapping this non-standard
format to the standard SDR XGMII interface:
xgmii_rx_dc[71:0]
Output
RX XGMII data and control for 8 lanes. Each lane consists of 8 bits of data and
1 bit of control.
xgmii_rx_clk
Input
Clock for SDR XGMII RX interface to the MAC.The frequency is 156.25 MHz.
When you enable 1588 the frequency is 257.8125 MHz.
1G/10GbE GMII Data Interface
gmii_tx_d[7:0]
Input
TX data for 1G mode. Synchronized to
tx_clkout_1g
clock. The TX PCS
8B/10B module encodes this data which is sent to link partner.
gmii_rx_d[7:0]
Output
RX data for 1G mode. Synchronized to
rx_clkout_1g
clock. The RX PCS
8B/10B decoders decodes this data and sends it to the MAC.
gmii_tx_en
Input
When asserted, indicates the start of a new frame. It should remain asserted
until the last byte of data on the frame is present on
gmii_tx_d
.
gmii_tx_err
Input
When asserted, indicates an error. May be asserted at any time during a frame
transfer to indicate an error in that frame.
gmii_rx_err
Output
When asserted, indicates an error. May be asserted at any time during a frame
transfer to indicate an error in that frame.
gmii_rx_dv
Output
When asserted, indicates the start of a new frame. It remains asserted until the
last byte of data on the frame is present on
gmii_rx_d
.
led_char_err
Output
10-bit character error. Asserted for one
rx_clkout_1g
cycle when an
erroneous 10-bit character is detected
led_link
Output When asserted, indicates successful link synchronization.
led_disp_err
Output
Disparity error signal indicating a 10-bit running disparity error. Asserted for
one
rx_clkout_1g
cycle when a disparity error is detected. A running
disparity error indicates that more than the previous and perhaps the current
received group had an error.
led_an
Output
Clause 37 Auto-negotiation status. The PCS function asserts this signal when
auto-negotiation completes.
Table 4–10. XGMII and GMII Signals (Part 2 of 2)
Signal Name Direction Description
Table 4–11. TX XGMII Mapping to Standard SDR XGMII Interface
Signal Name SDR XGMII Signal Name Description
xgmii_tx_dc[7:0] xgmii_sdr_data[7:0]
Lane 0 data
xgmii_tx_dc[8] xgmii_sdr_ctrl[0]
Lane 0 control
xgmii_tx_dc[16:9] xgmii_sdr_data[15:8]
Lane 1 data
xgmii_tx_dc[17] xgmii_sdr_ctrl[1]
Lane 1 control
xgmii_tx_dc[25:18] xgmii_sdr_data[23:16]
Lane 2 data
xgmii_tx_dc[26] xgmii_sdr_ctrl[2]
Lane 2 control
xgmii_tx_dc[34:27] xgmii_sdr_data[31:24]
Lane 3 data
xgmii_tx_dc[35] xgmii_sdr_ctrl[3]
Lane 3 control
xgmii_tx_dc[43:36] xgmii_sdr_data[39:32]
Lane 4 data
xgmii_tx_dc[44] xgmii_sdr_ctrl[4]
Lane 4 control
Vista de página 60
1 2 ... 56 57 58 59 60 61 62 63 64 65 66 ... 483 484

Comentários a estes Manuais

Sem comentários