
Interface Signals for LL Ethernet 10G MAC
5
2014.12.15
UG-01144
Subscribe
Send Feedback
Related Information
Interfaces on page 3-2
Overview of the interfaces and signals.
Clock and Reset Signals
The LL Ethernet 10G MAC IP core operates in multiple clock domains. You can use different sources to
drive the clock and reset domains. You can also use the same clock source as specified in the description
of each signal.
Table 5-1: Clock and Reset Signals
Signal Operating
Mode
Direction Width Description
tx_312_5_clk 10G, 1G/10G,
10M/100M/
1G/10G
In 1 312.5-MHz clock for the MAC TX
datapath when the Enable
10GBASE-R register mode is
disabled. You may use the same
clock source for this clock and rx_
312_5_clk.
tx_xcvr_clk 10G In 1 322.265625-MHz clock for the MAC
TX datapath when the Enable
10GBASE-R register mode is
enabled.
©
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
Comentários a estes Manuais