Altera Phase-Locked Loop Manual do Utilizador Página 1

Consulte online ou descarregue Manual do Utilizador para Instrumentos de medida Altera Phase-Locked Loop. Altera Phase-Locked Loop User Manual Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 18
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
Altera Phase-Locked Loop (Altera PLL) IP Core User
Guide
2015.05.04
UG-01087
Subscribe
Send Feedback
The Altera PLL megafunction IP core allows you to configure the settings of PLL.
Altera PLL IP core supports the following features:
Supports six different clock feedback modes: direct, external feedback, normal, source synchronous,
zero delay buffer, and LVDS mode.
Generates up to 18 clock output signals for the Arria
®
V and Stratix
®
V devices and nine clock output
signals for the Cyclone
®
V device.
Switches between two reference input clocks.
Supports both the adjacent PLL (adjpllin) and the C-Counter clock source (cclk) inputs to connect
with an upstream PLL in PLL cascading mode.
Supports PLL output cascading.
Generates the Memory Initialization File (.mif) and allows PLL dynamic reconfiguration.
Related Information
Introduction to Altera IP Cores
Provides more information about the Altera IP cores and the parameter editor.
Operation Modes on page 9
Output Clocks on page 9
Reference Clock Switchover on page 10
PLL-to-PLL Cascading on page 10
PLL Output Counter Cascading on page 14
Device Family Support
The Altera PLL IP core supports the Arria V, Cyclone V, and Stratix V device families.
Altera PLL IP Core Parameters
The Altera PLL IP core parameter editor appears in the PLL category of the IP Catalog.
©
2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are
trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as
trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance
of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any
products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information,
product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device
specifications before relying on any published information and before placing orders for products or services.
ISO
9001:2008
Registered
www.altera.com
101 Innovation Drive, San Jose, CA 95134
Vista de página 0
1 2 3 4 5 6 ... 17 18

Resumo do Conteúdo

Página 1 - Altera PLL IP Core Parameters

Altera Phase-Locked Loop (Altera PLL) IP Core UserGuide2015.05.04UG-01087SubscribeSend FeedbackThe Altera PLL megafunction IP core allows you to confi

Página 2

The actual frequency is the closest frequency setting (best approximate of the requested settings) that canbe implemented in the PLL circuit.The outpu

Página 3

Table 7: adjpllin Cascading for Supported DevicesDevice adjpllin Cascading (Upstream PLL — Downstream PLL)• Arria V GX B5 and B7• Arria V GT D7• FRACT

Página 4

Device adjpllin Cascading (Upstream PLL — Downstream PLL)• Stratix V E E9 and EB• Stratix V GX A9, AB, B9, and BB• FRACTIONALPLL_X0_Y38 — FRACTIONALPL

Página 5

Figure 2: PLL cclk Cascading and adjpllin Cascading Modesadjpllin Cascadingcclk CascadingOutput Counter 17Upstream PLLcclk Portadjpllin PortDownstream

Página 6

Sources Descriptionrefclkin[1] Clock source from adjacent PMA triplet LVPECL buffer.clkin[0] Dedicated clock input for fractional PLL from regular I/O

Página 7 - Functional Description

Figure 3: PLL Output Counter Cascading ModeUpstream CounterDownstream CounterPLL Output CounterCascade ChainUG-010872015.05.04PLL Output Counter Casca

Página 8 - Building Blocks of a PLL

PortsTable 9: Altera PLL PortsPort Name Type Condition Descriptionfbclk Input OptionalThe external feedback input port for the PLL.The Altera PLL IP c

Página 9 - Output Clocks

Port Name Type Condition Descriptionextswitch Input Required Assert this input signal high (1’b1) to manuallyswitch the clock for at least 3 cycles.ac

Página 10 - PLL-to-PLL Cascading

Date Version ChangesMarch 2013 1.2• Added the “Reference Clock Switchover” section.• Added the “PLL to PLL Cascading” section.• Added new parameters f

Página 11 - 2015.05.04

Altera PLL IP Core Parameters - General TabTable 1: Altera PLL IP Core Parameters - General TabParameter Legal Value DescriptionDevice Speed Grade Str

Página 12

Parameter Legal Value DescriptionOperation Mode direct,externalfeedback,normal,sourcesynchronous,zero delaybuffer, or lvdsSpecifies the operation of t

Página 13 - Sources Description

Parameter Legal Value DescriptionDesired Frequency (1)— Specifies the output clock frequency of the correspondingoutput clock port, outclk[], in MHz.

Página 14 - PLL Output Counter Cascading

Parameter Legal Value DescriptionSecond Reference ClockFrequency—Selects the frequency of the second input clock signal. Thedefault value is 100.0 MHz

Página 15 - Upstream Counter

Altera PLL IP Core Parameters - Cascading TabTable 3: Altera PLL IP Core Parameters - Cascading TabParameter Legal Value DescriptionCreate a ‘cascade

Página 16

Parameter Legal Value DescriptionNumber of Dynamic PhaseShifts— Selects the number of phase shift increments. The size of asingle phase shift incremen

Página 17 - Document Revision History

(lock) on the frequency of the input or reference signal. The synchronization or negative feedback loop ofthe system forces the PLL to be phase-locked

Página 18 - Date Version Changes

PLL LockThe PLL lock is dependent on the two input signals in the phase frequency detector. The lock signal is anasynchronous output of the PLLs.The n

Comentários a estes Manuais

Sem comentários