Altera MAX 10 JTAG Manual do Utilizador

Consulte online ou descarregue Manual do Utilizador para Instrumentos de medida Altera MAX 10 JTAG. Altera MAX 10 JTAG User Manual Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 15
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
MAX 10 JTAG Boundary-Scan Testing
User Guide
Subscribe
Send Feedback
UG-M10JTAG
2015.05.04
101 Innovation Drive
San Jose, CA 95134
www.altera.com
Vista de página 0
1 2 3 4 5 6 ... 14 15

Resumo do Conteúdo

Página 1 - User Guide

MAX 10 JTAG Boundary-Scan TestingUser GuideSubscribeSend FeedbackUG-M10JTAG2015.05.04101 Innovation DriveSan Jose, CA 95134www.altera.com

Página 2 - Contents

Instruction Name InstructionBinaryDescriptionHIGHZ (1)00 0000 1011• Places the 1-bit bypass register between the TDI and TDO pins. The1-bit bypass reg

Página 3 - Overview

I/O Voltage Support in the JTAG Chain42015.05.04UG-M10JTAGSubscribeSend FeedbackA JTAG chain can contain several Altera and non-Altera devices.The TDO

Página 4 - JTAG BST Architecture

Enabling and Disabling JTAG BST Circuitry52015.05.04UG-M10JTAGSubscribeSend FeedbackThe JTAG BST circuitry in MAX 10 devices is automatically enabled

Página 5 - JTAG Boundary-Scan Register

Guidelines for JTAG BST62015.05.04UG-M10JTAGSubscribeSend FeedbackConsider the following guidelines when you perform BST with the device:• If the “10.

Página 6 - UG-M10JTAG

Boundary-Scan Description Language Support72015.05.04UG-M10JTAGSubscribeSend FeedbackThe BSDL—a subset of VHDL—provides a syntax that allows you to de

Página 7

Additional Information for MAX 10 JTAGBoundary-Scan Testing User GuideA2015.05.04UG-M10JTAGSubscribeSend FeedbackDocument Revision History for MAX 10

Página 8 - JTAG BST Operation Control

ContentsOverview... 1-1JTAG BST Architectur

Página 9 - JTAG Instructions

Overview12015.05.04UG-M10JTAGSubscribeSend FeedbackMAX® 10 devices support the IEEE Std.1149.1 (JTAG) boundary-scan testing (BST).When you perform BST

Página 10 - Description

JTAG BST Architecture22015.05.04UG-M10JTAGSubscribeSend FeedbackMAX 10 JTAG interface uses four pins, TDI, TDO, TMS, and TCK.JTAG PinsTable 2-1: JTAG

Página 11 - 2015.05.04

Figure 2-1: JTAG Circuitry Functional Model• Test access port (TAP) controller—controls the JTAG BST.• TMS and TCK pins—operate the TAP controller.• T

Página 12

Boundary-Scan Cells in MAX 10 I/O PinThe MAX 10 3-bit BSC contains the following registers:• Capture registers—connect to internal device data through

Página 13 - Guidelines for JTAG BST

Table 2-2: BSC Capture and Update Register for MAX 10 DevicesPin TypeCaptures DrivesOutputCaptureRegisterOE CaptureRegisterInputCaptureRegisterOutputU

Página 14 - IEEE 1149.1 BSDL Files

JTAG BST Operation Control32015.05.04UG-M10JTAGSubscribeSend FeedbackJTAG IDCODEThe IDCODE is unique for each MAX 10 device. Use this code to identify

Página 15

JTAG Secure ModeIn JTAG secure mode, the device only allow SAMPLE/PRELOAD, BYPASS, EXTEST, and IDCODE JTAGinstructions.Related InformationMAX 10 FPGA

Comentários a estes Manuais

Sem comentários